Design Verification Engineer

Bangalore Urban
Ahmedabad
Hyderabad
Full-Time
Senior: 5 to 15 years
25L - 50L (Per Year)
Posted on Dec 03 2024

About the Job

Skills

SystemVerilog
UVM
ASIC Verification
Verilog
Functional Verification
RTL Design
Simulation
Scripting (e.g. Perl, Python)

Eximietas, a technology services and solutions company headquartered in San Jose, CA with a global footprint that extends to Bangalore, Chennai and Bhubaneswar in India. Eximietas Design is a leading technology firm specializing in [VLSI/Cloud Computing/Cyber Security/AI/ML] solutions. With a commitment to innovation and excellence, we empower businesses to thrive in the dynamic digital landscape. Our success is fueled by the expertise of our engineering leadership team, drawn from industry giants such as Google, Cisco, Microsoft, Oracle, Uber, Broadcom, and Sun.


This job might be for you if:

  • You enjoy solving problems. You love taking on difficult challenges and finding creative solutions.
  • You don’t know the answer but will dig until you find it.
  • You communicate clearly. You write well.
  • You are motivated and driven. You volunteer for new challenges without waiting to be asked. You will take ownership of the time you spend with us and make a difference.
  • You can impress our customers with your enthusiasm to solve their issues (and solve them!)

Job Overview: We are seeking an experienced and highly skilled Senior SOC Design Verification Engineer with a minimum of 4 years of hands-on experience in SOC Design Verification. As a key member of our team, you will play a pivotal role in ensuring the robustness and correctness of our cutting-edge System On Chip designs.

Job Description:

  • SOC Design Verification efforts for complex projects, ensuring the successful execution of verification plans.
  • Develop and implement comprehensive verification strategies, test plans, and test benches for high-speed SOCs, including low-speed peripherals like I2C/I3C, SPI, UART, GPIO, QSPI, and high-speed protocols like PCIe, Ethernet, CXL, MIPI, DDR and HBM
  • Conduct Gate-level simulations, and power-aware verification using Xprop and UPF.
  • Collaborate closely with cross-functional teams, architects, designers, and pre/post-silicon verification teams.
  • Analyze and implement System Verilog assertions and coverage (code, toggle, functional).
  • Provide mentorship and technical guidance to junior verification engineers.
  • Manage and lead a dynamic team of verification engineers, fostering a collaborative and innovative work environment.
  • Ensure verification signoff criteria are met and documentation is comprehensive.
  • Demonstrate dedication, hard work, and commitment to achieving project goals and deadlines.
  • Adhere to quality standards, implement good test practices, and contribute to the continuous improvement of verification methodologies.
  • Experience with verification tools from Synopsys and Cadence, including VCS and Xsim.
  • Integration of third-party VIPs (Verification IP) from Synopsys and Cadence.

Qualifications:

  • Bachelor's degree in Computer Science, Electrical/Electronics Engineering, or related field. OR
  • Master's degree in Computer Science, Electrical/Electronics Engineering, or related field. OR
  • PhD in Computer Science, Electrical/Electronics Engineering, or related field.
  • Hands-on experience in SOC Design Verification.
  • Expertise in UVM (Universal Verification Methodology) and System Verilog.
  • Prior experience working on IP level and SOC level verification projects.
  • Proficient in verification tools such as VCS, Xsim, waveform analyzers, and third-party VIP integration (e.g., Synopsys VIPs and Cadence VIPs).
  • Hands-on experience with UFS (Universal Flash Storage), Ethernet, PCIe, CXL, MIPI protocols.
  • Solid understanding of low-speed peripherals (I2C/I3C, SPI, UART, GPIO, QSPI) and high-speed protocols.
  • Experience in DDR, HBM, Gate-level simulations, and power-aware verification using Xprop and UPF.
  • Proficiency in scripting languages such as shell, Makefile, and Perl.
  • Strong understanding of processor-based SOC verification, including native, Verilog, System Verilog, and UVM mixed environment.
  • C-Systemverilog handshake and writing C test cases for bootup verification.
  • Excellent problem-solving, analytical, and debugging skills.


About the company

Eximietas Design is a leading technology consulting and solutions development firm specializing in Chip design, Firmware & Embedded Software development, Cloud Computing, Cyber Security, and AI/ML domains. Our success is anchored in the unparalleled expertise of our engineering leadership team, who have collectively taped-out over 100+ chips and released countless software solutions for renowned t ...Show More

Industry

Engineering Services

Company Size

201-500 Employees

Headquarter

San Jose, California

Other open jobs from Eximietas Design